SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

This Data Sheet is Applicable to All TMS27C128s and TMS27PC128s Symbolized with Code "B" as Described on Page 12.

- Organization . . . 16K × 8
- Single 5-V Power Supply
- Pin Compatible With Existing 128K MOS ROMs, PROMs, and EPROMs
- All Inputs/Outputs Fully TTL Compatible
- Max Access/Min Cycle Times V<sub>CC</sub> ± 10%

| '27C128-12    | 120 | ns |
|---------------|-----|----|
| '27C/PC128-15 | 150 | ns |
| '27C/PC128-20 | 200 | ns |
| '27C/PC128-25 | 250 | ns |

- Power Saving CMOS Technology
- Very High-Speed SNAP! Pulse Programming
- 3-State Output Buffers
- 400-mV Minimum DC Noise Immunity With Standard TTL Loads
- Latchup Immunity of 250 mA on All Input and Output Lines
- Low Power Dissipation (V<sub>CC</sub> = 5.25 V)
  - Active . . . 158 mW Worst Case
  - Standby . . . 1.4 mW Worst Case (CMOS Input Levels)
- PEP4 Version Available With 168-Hour Burn-In and Choices of Operating Temperature Ranges
- 128K EPROM Available With MIL-STD-883C Class B High-Reliability Processing (SMJ27C128)

### description

The TMS27C128 series are 131 072-bit, ultraviolet-light erasable, electrically programmable read-only memories.

The TMS27PC128 series are 131 072-bit, one time electrically programmable read-only memories.

### J AND N PACKAGES (TOP VIEW)



# FM PACKAGE (TOP VIEW)



#### PIN NOMENCLATURE

| A0-A13        | Address Inputs                   |
|---------------|----------------------------------|
| <u>E</u><br>G | Chip Enable/Powerdown            |
| G             | Output Enable                    |
| GND           | Ground                           |
| NC            | No Connection                    |
| NU            | Make No External Connection      |
| PGM           | Program                          |
| DQ0-DQ7       | Inputs (programming)/Outputs     |
| VCC           | 5-V Power Supply                 |
| VPP           | 12-13 V Programming Power Supply |



SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors.

The data outputs are three-state for connecting multiple devices to a common bus. The TMS27C128 and the TMS27PC128 are pin compatible with 28-pin 128K MOS ROMs, PROMs, and EPROMs.

The TMS27C128 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C128 is offered with two operating temperature ranges of  $0^{\circ}$ C to  $70^{\circ}$ C (JL suffix) and  $-40^{\circ}$ C to  $85^{\circ}$ C (JE suffix). The TMS27C128 is also offered with 168-hour burn-in temperature ranges (JL4 and JE4 suffixes). (See table below).

The TMS27PC128 PROM is offered in a dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC128 is also supplied in a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix). The TMS27PC128 is also offered with two operating temperature ranges of 0°C to 70°C (NL and FML suffixes) and –40°C to 85°C (NE and FME suffixes). The TMS27PC128 is also offered with 168 hour burn-in temperature ranges (NL4, FML4, NE4, and FME4 suffixes). (See table below).

All package styles conform to JEDEC standards.

| EPROM<br>AND<br>PROM | SUFFIX FOR<br>TEMPERATU<br>WITHOUT PE | RE RANGES      | SUFFIX FOR<br>TEMPERATURE<br>PEP4 168 H | RANGES WITH    |
|----------------------|---------------------------------------|----------------|-----------------------------------------|----------------|
| 1                    | 0°C TO 70°C                           | -40 °C TO 85°C | 0°C TO 70°C                             | -40 °C TO 85°C |
| TMS27C128-XXX        | JL                                    | JE             | JL4                                     | JE4            |
| TMS27PC128-XXX       | NL                                    | NE             | NL4                                     | NE4            |
| TMS27PC128-XXX       | FML                                   | FME            | FML4                                    | FME4           |

These EPROMs and PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other 12-13-V supply is needed for programming . All programming signals are TTL level. These devices are programmable by using the SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a  $V_{PP}$  of 13.0 V and a  $V_{CC}$  of 6.5 V for a nominal programming time of two seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random.

77251-1443

SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

# operation

The seven modes of operation are listed in the following table. Read mode requires a single 5-V supply. All inputs are TTL level except for  $V_{PP}$  during programming (13 V for SNAP! Pulse), and 12 V on A9 for the signature mode.

|          |                 |                   |         | MODE            |                 |                    |                   |                  |
|----------|-----------------|-------------------|---------|-----------------|-----------------|--------------------|-------------------|------------------|
| FUNCTION | READ            | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING     | VERIFY          | PROGRAM<br>INHIBIT | SIGNATURE<br>MODE |                  |
| Ē        | V <sub>IL</sub> | $V_{IL}$          | VIH     | $V_{IL}$        | V <sub>IL</sub> | VIH                | VI                | L                |
| G        | V <sub>IL</sub> | VIH               | χ†      | VIH             | V <sub>IL</sub> | X                  | VI                | L                |
| PGM      | VIH             | VIH               | Х       | $V_{IL}$        | VIH             | Х                  | VI                | Н                |
| Vpp      | Vcc             | Vcc               | Vcc     | V <sub>PP</sub> | VPP             | VPP                | Vcc               |                  |
| Vcc      | Vcc             | Vcc               | Vcc     | Vcc             | Vcc             | VCC                | ۷ر                | C                |
| A9       | Х               | Х                 | Х       | X               | Х               | Х                  | ٧H                | ∨ <sub>H</sub> ‡ |
| A0       | Х               | Х                 | Х       | Х               | Х               | Х                  | V <sub>IL</sub>   | VIH              |
|          |                 |                   |         |                 |                 |                    | CODE              |                  |
| DQ0-DQ7  | Data Out        | HI-Z              | HI-Z    | Data In         | Data Out        | HI-Z               | MFG               | DEVICE           |
|          |                 |                   |         |                 |                 |                    | 97                | 83               |

 $<sup>^\</sup>dagger$  X can be V<sub>IL</sub> or V<sub>IH</sub>. V<sub>H</sub> = 12 V  $\pm$  0.5 V.



SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

#### read/output disable

When the outputs of two or more TMS27C128s or TMS27PC128s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the  $\overline{E}$  and  $\overline{G}$  pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 through DQ7.

#### latchup immunity

Latchup immunity on the TMS27C128 and TMS27PC128 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input/output layout approach controls latchup without compromising performance or packing density.

### power down

Active  $I_{CC}$  supply current can be reduced from 30 mA to 500  $\mu$ A (TTL-level inputs) or 250  $\mu$ A (CMOS-level inputs) by applying a high TTL or CMOS signal to the  $\overline{E}$  pin. In this mode all outputs are in the high-impedance state.

#### erasure (TMS27C128)

Before programming, the TMS27C128 EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). EPROM erasure before programming is necessary to assure that all bits are at the logic high level. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum ultraviolet light exposure dose (UV intensity × exposure time) is 15-W·s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C128, the window should be covered with an opaque label.

#### initializing (TMS27PC128)

The one-time programmable TMS27PC128 PROM is provided with all bits at the logic high level. The logic lows are programmed into the desired locations. Logic lows programmed into a PROM cannot be erased.

#### **SNAP!** Pulse programming

The 128K EPROM and PROM are programmed using the TI SNAP! Pulse programming algorithm, illustrated by the flowchart in Figure 1, which programs in a nominal time of two seconds. Actual programming time will vary as a function of the programmer used.

Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable,  $\overline{PGM}$  is pulsed.

The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds ( $\mu$ s) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100- $\mu$ s pulses per byte are provided before a failure is recognized.

The programming mode is achieved when  $V_{PP}=13$  V,  $V_{CC}=6.5$  V,  $\overline{G}=V_{IH}$ , and  $\overline{E}=V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with  $V_{CC}=V_{PP}=5$  V.

# program inhibit

Programming may be inhibited by maintaining a high level input on the E or PGM pin.



SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

### program verify

Programmed bits may be verified with  $V_{PP} = 13 \text{ V}$  when  $\overline{G} = V_{IL}$ ,  $\overline{E} = V_{IL}$ , and  $\overline{PGM} = V_{IH}$ .

### signature mode

The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V  $\pm$  0.5 V. Two identifier bytes are accessed by A0; i.e., A0 = V<sub>IL</sub> accesses the manufacturer code, which is output on DQ0–DQ7; A0 = V<sub>IH</sub> accesses the device code, which is output on DQ0–DQ7. All other addresses must be held at V<sub>IL</sub>. The manufacturer code for these devices is 97, and the device code is 83.



SMLS128E-OCTOBER 1984-REVISED JANUARY 1993



Figure 1. SNAP! Pulse Programming Flowchart



# logic symbol<sup>†</sup>



<sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are J and N packages.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ Input voltage range (see Note 1), All inputs except A9 ...... -0.6 V to V<sub>CC</sub> + 1 V A9 ...... -0.6 V to 13.5 V Operating free-air temperature range ('27C128-\_ \_JL and JL4, '27PC128-\_ \_NL, and NL4 FML, and FML4) ...... 0°C to 70°C Operating free-air temperature range ('27C128- JE and JE4, '27PC128- NE, NE4, FME, and FME4) ..... –40°C to 85°C

Storage temperature range ...... –65°C to 150°C

NOTE 1: Under absolute maximum ratings, voltage values are with respect to GND.



<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

# recommended operating conditions

|     |                                  |                |                                              | MIN                  | NOM | MAX                | UNIT |
|-----|----------------------------------|----------------|----------------------------------------------|----------------------|-----|--------------------|------|
| \/  | Cupply voltage                   | Read mode (se  | Read mode (see Note 2)                       |                      | 5   | 5.5                | V    |
| Vcc | Supply voltage                   | SNAP! Pulse pr | ogramming algorithm                          | 6.25                 | 6.5 | 6.75               | V    |
| \/  | Cumply yeltogo                   | Read mode      |                                              | V <sub>CC</sub> -0.6 |     | VCC + 0.6          | V    |
| VPP | Supply voltage                   | SNAP! Pulse pr | ogramming algorithm                          | 12.75                | 13  | 13.25              | V    |
| \/  |                                  |                | TTL                                          | 2                    |     | V <sub>CC</sub> +1 | V    |
| VIH | High-level dc input voltage      |                | CMOS                                         | V <sub>CC</sub> -0.2 |     | V <sub>CC</sub> +1 | V    |
| V   | Low lovel de input veltere       |                | TTL                                          | -0.5                 |     | 0.8                | V    |
| VIL | Low-level dc input voltage       |                | CMOS                                         | -0.5                 |     | 0.2                | V    |
| TA  | Q Operating free-air temperature |                | '27C128JL,JL4<br>'27PC128NL,NL4<br>FML, FML4 | 0                    |     | 70                 | °C   |
| TA  | Operating free-air temperature   |                | '27C128JE,JE4<br>'27PC128NE,NE4<br>FME, FME4 | -40                  |     | 70                 | °C   |

NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied.

### electrical characteristics over full ranges of operating conditions

|                  | PARAMETER                                                  |                         | TEST CONDITIONS                                                                                        | MIN                  | TYP† | MAX | UNIT |
|------------------|------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------|----------------------|------|-----|------|
| Va               | V Pak lavel de entre de entre la                           |                         | I <sub>OH</sub> = −2.5 mA                                                                              | 3.5                  |      |     | V    |
| VOH              | High-level dc output voltage                               |                         | I <sub>OH</sub> = -20 μA                                                                               | V <sub>CC</sub> -0.1 |      |     | V    |
| Vai              | Low-level dc output voltage                                |                         | I <sub>OL</sub> = 2.1 mA                                                                               |                      |      | 0.4 | V    |
| VOL              | Low-level dc output voltage                                | I <sub>OL</sub> = 20 μA |                                                                                                        |                      | 0.1  | V   |      |
| II               | Input current (leakage)                                    |                         | V <sub>I</sub> = 0 to 5.5 V                                                                            |                      |      | ±1  | μΑ   |
| IO               | Output current (leakage)                                   |                         | $V_O = 0$ to $V_{CC}$                                                                                  |                      |      | ±1  | μΑ   |
| IPP1             | Vpp supply current                                         |                         | $V_{PP} = V_{CC} = 5.5 V$                                                                              |                      | 1    | 10  | μΑ   |
| IPP2             | Vpp supply current (during progra                          | am pulse)               | Vpp = 13 V                                                                                             |                      | 35   | 50  | mA   |
| laa.             | Voca gupply gurrent (standby)                              | TTL-input level         | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IH}$                                                        |                      | 250  | 500 | μΑ   |
| ICC1             | V <sub>CC</sub> supply current (standby)  CMOS-input level | CMOS-input level        | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{CC}$                                                        |                      | 100  | 250 | μΑ   |
| I <sub>CC2</sub> | ICC2 VCC supply current (active)                           |                         | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IL},$ $t_{Cycle} = \text{minimum cycle time},$ outputs open |                      | 15   | 30  | mA   |

<sup>&</sup>lt;sup>†</sup> Typical values are at  $T_A = 25^{\circ}C$  and nominal voltages.

# capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\ddagger}$

|    | PARAMETER          | TEST CONDITIONS               | MIN | TYP <sup>†</sup> | MAX | UNIT |
|----|--------------------|-------------------------------|-----|------------------|-----|------|
| Ci | Input capacitance  | V <sub>I</sub> = 0, f = 1 MHz |     | 6                | 10  | pF   |
| CO | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz |     | 10               | 14  | pF   |

<sup>†</sup> Typical values are at T<sub>A</sub> = 25°C and nominal voltages. Capacitance measurements are made on sample basis only.



SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4)

|                    | PARAMETER                                                                                       | TEST CONDITIONS                                               | '27C128-12 |     | '27C/P | C128-15 | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------|-----|--------|---------|------|
|                    | PARAWIE I ER                                                                                    | (SEE NOTES 3 AND 4)                                           | MIN        | MAX | MIN    | MAX     | 0    |
| ta(A)              | Access time from address                                                                        |                                                               |            | 120 |        | 150     | ns   |
| ta(E)              | Access time from chip enable                                                                    | $C_1 = 100 \text{ pF},$                                       |            | 120 |        | 150     | ns   |
| ten(G)             | Output enable time from G                                                                       | 1 Series 74 TTL Load,                                         |            | 55  |        | 75      | ns   |
| tdis               | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$    | Input $t_r \le 20 \text{ ns}$ , Input $t_f \le 20 \text{ ns}$ | 0          | 45  | 0      | 60      | ns   |
| t <sub>V</sub> (A) | Output data valid time after change of address,<br>E, or G, whichever occurs first <sup>†</sup> | put q = 20 110                                                | 0          |     | 0      |         | ns   |

|                    |                                                                                                                                      | TEST CONDITIONS                                               | '27C/P | C128-20 | ′27C/P0 | C128-25 | UNIT |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|---------|---------|---------|------|
|                    |                                                                                                                                      | (SEE NOTES 3 AND 4)                                           | MIN    | MAX     | MIN     | MAX     | 0    |
| ta(A)              | Access time from address                                                                                                             | C <sub>1</sub> = 100 pF,                                      |        | 200     |         | 250     | ns   |
| ta(E)              | Access time from chip enable                                                                                                         |                                                               |        | 200     |         | 250     | ns   |
| ten(G)             | Output enable time from G                                                                                                            | 1 Series 74 TTL Load,                                         |        | 75      |         | 100     | ns   |
| <sup>t</sup> dis   | Output disable time from GorE, whichever occurs first†                                                                               | Input $t_r \le 20 \text{ ns}$ , Input $t_f \le 20 \text{ ns}$ | 0      | 60      | 0       | 60      | ns   |
| t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E},$ or $\overline{G},$ whichever occurs first $\!\!\!\!\!\!\!^{\dagger}$ | input η ⊒ 20 110                                              | 0      |         | 0       |         | ns   |

<sup>†</sup> Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not 100% tested.

# switching characteristics for programming: $V_{CC} = 6.5 \text{ V}$ and $V_{PP} = 13 \text{ V}$ (SNAP! Pulse), $T_A = 25^{\circ}\text{C}$ (see Note 3)

|         | PARAMETER                               | MIN | NOM | MAX | UNIT |
|---------|-----------------------------------------|-----|-----|-----|------|
| tdis(G) | Output disable time from $\overline{G}$ | 0   |     | 130 | ns   |
| ten(G)  | Output enable time from G               |     |     | 150 | ns   |

# recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ =13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3)

|                      |                                |                                   | М | IIN | NOM | MAX | UNIT |
|----------------------|--------------------------------|-----------------------------------|---|-----|-----|-----|------|
| tw(IPGM)             | Initial program pulse duration | SNAP! Pulse programming algorithm |   | 95  | 100 | 105 | μs   |
| t <sub>su(A)</sub>   | Address setup time             |                                   |   | 2   |     |     | μs   |
| t <sub>su(E)</sub>   | E setup time                   |                                   |   | 2   |     |     | μs   |
| t <sub>su(G)</sub>   | G setup time                   |                                   |   | 2   |     |     | μs   |
| t <sub>su(D)</sub>   | Data setup time                |                                   |   | 2   |     |     | μs   |
| t <sub>su(VPP)</sub> | Vpp setup time                 |                                   |   | 2   |     |     | μs   |
| tsu(VCC)             | V <sub>CC</sub> setup time     |                                   |   | 2   |     |     | μs   |
| <sup>t</sup> h(A)    | Address hold time              |                                   |   | 0   |     |     | μs   |
| <sup>t</sup> h(D)    | Data hold time                 |                                   |   | 2   |     |     | μs   |

NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference page 10).

4. Common test conditions apply for t<sub>dis</sub> except during programming.



### PARAMETER MEASUREMENT INFORMATION



Figure 2. AC Testing Output Load Circuit

### AC testing input/output wave forms



AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs.



Figure 3. Read Cycle Timing

SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

### PARAMETER MEASUREMENT INFORMATION



 $<sup>\</sup>dagger$   $t_{dis(G)}$  and  $t_{en(G)}$  are characteristics of the device but must be accommodated by the programmer. 13-V VPP and 6.5-V VCC for SNAP! Pulse programming.

Figure 4. Program Cycle Timing

SMLS128E-OCTOBER 1984-REVISED JANUARY 1993

# device symbolization

This data sheet is applicable to all TI TMS27C128 CMOS EPROMs and TMS27PC128 PROMs with the data sheet revision code "B" as shown below.



1.50

STANDBY SUPPLY CURRENT

SUPPLY VOLTAGE

### TYPICAL TMS27C/PC128 CHARACTERISTICS

















#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1995, Texas Instruments Incorporated